

# **KRM-4ZUxxDR**

- Xilinx RFSoC Gen1/3
- 8x RF ADC and DAC
- 48 HD I/O
- 52 PS MIO
- 16+4 GTY/GTR transceivers
- up to 8GB 64 bit DDR4 PS RAM
- 2 Instances of up to 8GB 64 bit DDR4 PL RAM
- eMMC & QSPI
- 12V supply

## **Core component:**

- Xilinx XCZU27DR-1FFV1517-E standard
- Any RFSoC in the FFV1517 package as an option

#### **Processing system:**

- Quad Core ARM Cortex<sup>TM</sup>- A53
- Dual Core ARM Cortex<sup>™</sup>-R5

## **FPGA fabric:**

- Xilinx Ultrascale+™ fabric
- 310k- 425k 6-input LUT
- 620k- 850k flip flops
- 27.8-38Mb BRAM
- 13.5 22.5Mb UltraRAM
- 3145-4272 DSP slices

## **Memory options:**

- 64 bit DDR4 PS RAM 2-8GB @ 2.4GTs
- 2 instances of 64 bit DDR4 PL RAM 2-8GB @ 2.4GTs
- eMMC to 64GB
- QSPI to 1GB

## Module I/O:

- 8x RF ADC 4.096/5.000 GSPS (GEN1/3)
- 8x RF DAC 6.554/10.000 GSPS (GEN1/3)
- 48 HD I/O (2 banks 1V8 to 3V3)
- 52 PS MIO (2 banks 1V8 to 3V3)
- 16 GTY transceivers to 32Gb/s
  - 4 external reference inputs
  - 4 PS GTP transceivers to 6.6 Gb/s
    - o 4 external reference inputs
- BMC UART / PS UART
- BMC Status signals (CFG Done, POK etc)
- JTAG
- RESET in

#### Power:

- 12V input (9.0-12.4V)
  - o Low noise, poly phase vcc int converter
  - Fully digital suppy with telemetry
- Separate & configurable supply outputs for each MIO and PL IO bank (4 total)
  - o 1A supply max each

## **Clocking:**

- 3: 8 clock tree
  - All digital module elements can be derived from one on-board master clock
  - External clock or on-board master oscillator
  - Two external differential clock inputs
- On-Board Clock-synthesis for
  - PL DDR4 interface reference clocks (2x)
  - 4 PL GTY reference clocks (one per quad)
  - o PS clock
- Off-board clock inputs
  - o GTY references (one per quad)
  - o GTP reference clocks (one per transceiver)
  - o RF ADC
  - o RF DAC

#### **BMC**

- Board Management Controller for
  - Clock configuration
  - Power sequencing & telemetry
  - Boot mode selection
  - Status signalling

## **Dimensions:**

- 90x75 mm
- 15mm max. height with heat-spreader

## **Environmental:**

Extended temperature or Industrial temperature range

## Top:



- 1 RF SoC
- 2 PL DDR4 instance 1
- 3 PL DDR4 instance 2
- 4 Analog low noise LDO
- 5 Power supply & BMC
- 6 PS DDR4
- 7 Dual QSPI
- 8 eMMC
- 9 Clock management
- 10 X1 RF Analog & HD I/O
- 11 X2 Transceiver I/O
- 12 X3 MIO/CFG/and Power

#### **Bottom:**



The KRM-4ZUxxDR Module features the most versatile design so that the module can be optimally utilized in a multitude of applications.

## **Best Memory bandwidth**

The dual 64 bit wide DDR4 PL interfaces, operating at 2.4GT/s, provide the highest PL memory bandwidth of any currently available RFSoC Module (February 2020). This memory bandwidth is in addition to the 64 bit wide PS DDR4 interface and can be used as fast and deep sample acquisition memory, waveform memory for high speed pattern generation or deep FIFOs for complex multi stage DSP operations. Due to the independent interfaces, truly concurrent read and write operations are natively supported.

## **Flexible RF section**

The RF ADC and DAC interfaces is designed for maximum flexibility. The Module generates its own ultra-low noise analog supply voltages. The LDO supplied voltages are available on X1 and can be used by the analog front end carrier board. Alternatively, if the analog front end requires more power than available from the Module, the RF baseboard may provide the RFSoC ADC/DAC with low noise power or operate on independent power rails. RF Sample clocks are to be implemented on the RF carrier, so that the system designer can implement the optimal clocking for the desired application.

## **Easy integration**

The KRM-4ZUxxDR Module only requires a 12V power supply and the application specific peripherals to create a complete system. Power management, sequencing, reset and boot memory are all on-board and ready to run. KR will provide reference designs for carriers, PL Logic and APU code, including pre qualified impedance controlled carrier PCB stacks (starting Q2 2020) to any qualified party to accelerate the design in process.

#### **Disclaimer:**

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of KR products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, KR hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) KR shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or KR had been advised of the possibility of the same. KR assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications.

KR's products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of KR's products in such critical applications.

## **Trademark Acknowledgement:**

Brand and product names mentioned in the Materials are trademarks or registered trademarks of their respective owners.

